## VIENNA UNIVERSITY OF TECHNOLOGY

# 360.252 Computational Science on Many Core Architectures

Institute for Microelectronics

## Exercise 3

Authors: Camilo Tello Fachin 12127084

Supervisor:
Dipl.-Ing. Dr.techn. Karl RUPP

November 8, 2022





### **Abstract**

Here documented the results of exercise 3.

## Contents

| 1              | Strided and Offset Memory Access (3 Points)                  |                                                |   |
|----------------|--------------------------------------------------------------|------------------------------------------------|---|
|                | 1.1                                                          | Task a                                         | 1 |
|                | 1.2                                                          | Task b                                         | 2 |
| 2              | Den                                                          | se Matrix Transpose (6 Points)                 | 3 |
|                | 2.1                                                          | Task a                                         | 3 |
|                | 2.2                                                          | Task b                                         | 4 |
|                | 2.3                                                          | Task c                                         | 4 |
| Re             | eferer                                                       | nces                                           | 4 |
| Α <sub>Ι</sub> | Appendices                                                   |                                                |   |
| Α              | A CPP CUDA Code - Strided and Offset Memory Access - Task 1a |                                                | 5 |
| В              | B CPP CUDA Code - Offset Memory Access - Task 1b             |                                                | 7 |
| c              | СРЕ                                                          | P CUDA Code - Dense Matrix Transpose - Task 2b | 8 |



## 1 Strided and Offset Memory Access (3 Points)

#### 1.1 Task a

In figure 1 it can be observed that strided memory access has a negative impact on the effective memory bandwidth, the more the data are strided. A recommendation could be, to try to omit strided mermoy access and more try to access data in blocks which are contiguous by design.



Figure 1: Plot for task 1a - see code in appendix A



#### 1.2 Task b

In figure 2, it can be observed that the effective memory bandwidth is always around the maximal bandwidth and has its peaks for  $k \mod(4) = 0$  since sizes of this pattern fit better in <<256,256>>>.



Figure 2: Plot for task 1b - see code in appendix B



### 2 Dense Matrix Transpose (6 Points)

#### 2.1 Task a

The implementation of my friend yields a memory leakage of 800 bytes in one allocation because the allocated memory is not free'd after the program has finished. Additionally, the implementation does not yield correct results for aribtrary matrix dimensions.

#### Console Output on RTX3060 Environment for transpose.cu

```
> timeout 30s cuda-memcheck -tool memcheck -leak-check full ./1a404f09.out 2>&1
1
2
   0, 1, 2, 3, 4, 5, 6, 7, 8, 9,
3
4
5
6
7
   90, 91, 92, 93, 94, 95, 96, 97, 98, 99,
8
9
   Time for transpose: 0.00088
10
    Effective bandwidth: 0.00181818 GB/sec
11
   0, 10, 20, 30, 40, 50, 60, 70, 80, 90,
12
13
14
15
16
   9, 19, 29, 39, 49, 59, 69, 79, 89, 99,
   ====== CUDA-MEMCHECK
17
18
   ====== Leaked 800 bytes at 0x7efd1c600000
19
   ====== Saved host backtrace up to driver entry point at cudaMalloc time
20
   ====== Host Frame:/lib/x86_64-linux-gnu/libcuda.so.1 [0x292c27]
   ====== Host Frame:./1a404f09.out [0x30e03]
21
   ======= Host Frame:./1a404f09.out [0xc3db]
22
   ======= Host Frame:./1a404f09.out [0x41a7f]
23
24
   ======= Host Frame:./1a404f09.out [0x81b2]
25
   ====== Host Frame:/lib/x86_64-linux-gnu/libc.so.6 (_libc_start_main + 0xf3) [0x24083]
26
27
    28
29
   ====== LEAK SUMMARY: 800 bytes leaked in 1 allocations
   ====== ERROR SUMMARY: 1 error
30
```



#### 2.2 Task b

In order to be able to transpose arbitrarily sized matrices the kernel arguments need to be adapted. See Appendix C line 63, where the the argument <<<(N+255)/256,256>>> is changed to  $<<<(N^2+255)/256,256>>>>$ . The effective Bandwidth of the fixed Kernel is 0.00182025 GB/sec.

#### 2.3 Task c

In Task c the in-place requirement is dropped, this is done by adapting the Kernel in the following way:

```
C++ Listing for EX2 c Kernel Part
```

Also one needs to initialize device and host variables of the same size for the B matrix and one mustn't forget to free the additional memory afterwards. See code in appendix C.



## A CPP CUDA Code - Strided and Offset Memory Access - Task 1a

C++ Listing for EX1 a)

```
#include <stdio.h>
 1
 2
     #include "timer.hpp"
 3
     #include <algorithm>
 4
     #include <vector>
 5
 6
      __global__ void addVec_kth(double *x, double *y, double *z, int N, int k) {
 7
       unsigned int total_threads = blockDim.x * gridDim.x;
 8
       unsigned int global_tid = blockldx.x * blockDim.x + threadIdx.x;
 9
       if (k==0) {
         k = 1;
10
11
       }
12
       for (unsigned int i = global\_tid; i < N/k; i += total\_threads) {
         z[i*k] = x[i*k] + y[i*k];
13
14
15
     }
16
17
     // findMedian function for any vector lenghts, source geeksforgeeks.com
18
     double findMedian(std::vector<double> a,
19
20
         if (n \% 2 == 0) {
21
             std :: nth_element(a.begin(),
22
23
                           a.begin() + n / 2,
24
                           a.end());
25
             std :: nth_element(a.begin(),
26
                           a.begin() + (n - 1) / 2,
27
                           a.end());
28
             return (double)(a[(n-1)/2]
29
                               + a[n / 2])
                      / 2.0;
30
         }
31
32
         else {
33
             std :: nth_element(a.begin(),
                           a.begin() + n / 2,
34
35
                           a.end());
36
             return (double)a[n / 2];
37
38
     }
39
40
     int main(void)
41
       // Task 1a//
42
43
       \textbf{double} \ *\mathsf{x}, \ *\mathsf{y}, \ *\mathsf{z}, \ *\mathsf{gpu\_x}, \ *\mathsf{gpu\_y}, \ *\mathsf{gpu\_z};
       double eff_BW;
44
45
       Timer timer;
46
       int N = pow(10.0, 8.0);
47
       std :: vector < int> k_values(64, 0);
```



```
for(int i = 0; i < 64; i++){
48
49
         k_{\text{-}}values[i] = i;
50
      std :: vector < double> exec_timings = \{0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0\};
51
      x = (double*)malloc(N*sizeof(double));
52
      y = (double*)malloc(N*sizeof(double));
53
54
      z = (double*)malloc(N*sizeof(double));
55
      for (int i = 0; i < N; i++) {
56
        x[i] = (double)(i);
57
        y[i] = (double)(N-i-1);
58
59
      cudaMalloc(&gpu_x, N*sizeof(double));
60
      cudaMalloc(&gpu_y, N*sizeof(double));
61
      cudaMalloc(&gpu_z, N*sizeof(double));
62
      cudaMemcpy(gpu_x, x, N*sizeof(double), cudaMemcpyHostToDevice);
63
      cudaMemcpy(gpu_y, y, N*sizeof(double), cudaMemcpyHostToDevice);
      cudaMemcpy(z, gpu_z, N*sizeof(double), cudaMemcpyDeviceToHost);
64
65
66
       for (int i = 0; i < 64; i++) {
67
        for (int m = 0; m < 11; m++) {
          timer.reset();
68
69
          addVec_kth<<<256, 256>>>(gpu_x, gpu_y, gpu_z, N, k_values[i]);
70
          cudaDeviceSynchronize();
           exec_timings [m] = timer.get();
71
72
        }
73
        if (k_values[i]==0) {
74
          eff_BW = 3 * N * sizeof(double) * pow(10,-9) / findMedian(exec_timings, 10);
75
76
        else {
77
          eff_BW = 3 * floor((N/k_values[i])) * sizeof(double) * pow(10, -9) / findMedian(exec_timings, 10);
78
        }
         printf ("%d,%g\n", k_values[i], eff_BW);
79
80
      }
81
82
      cudaFree(gpu_x);
83
      cudaFree(gpu_y);
84
      cudaFree(gpu_z);
85
       free (x);
86
       free (y);
87
       free (z);
```



### B CPP CUDA Code - Offset Memory Access - Task 1b

The code for the Offset Memory Access partial exercise is the same as for the Strided Memory Access partial exercise, except the \_\_global\_\_ part where the offset is defined and the calculation of the effective bandwidth, where one can now also omit the case distinction for k=0.

#### C++ Listing for EX1 b)

```
__global__ void addVec_kth(double *x, double *y, double *z, int N, int k) {
 1
 2
        unsigned int total_threads = blockDim.x * gridDim.x;
        \textbf{unsigned int} \hspace{0.2cm} \texttt{global\_tid} \hspace{0.2cm} = \hspace{0.2cm} \texttt{blockIdx.x} \hspace{0.2cm} * \hspace{0.2cm} \texttt{blockDim.x} + \hspace{0.2cm} \texttt{threadIdx.x};
 3
 4
         if (k==0) {
 5
           k = 1;
 6
 7
        for (unsigned int i = global\_tid; i < N-k; i += total\_threads) {
           z[i+k] = x[i+k] + y[i+k];
 8
 9
10
      }
11
12
13
14
15
     eff_BW = 3 * floor((N - k_values[i])) * sizeof(double) * pow(10, -9) / findMedian(exec_timings, 10);
16
17
18
19
20
```



### C CPP CUDA Code - Dense Matrix Transpose - Task 2b

C++ Listing for EX2 b and c

```
#include <stdio.h>
 1
 2
    #include <iostream>
 3
    #include "timer.hpp"
    #include "cuda_errchk.hpp" // for error checking of CUDA calls
 4
5
6
     __global__
7
    void transpose(double *A, double *B, int N)
8
9
       int t_i dx = blockldx.x*blockDim.x + threadldx.x;
10
       int row_i dx = t_i dx / N;
       int col_idx = t_idx \% N;
11
12
       if (row\_idx < N \&\& col\_idx < N) B[row\_idx * N + col\_idx] = A[col\_idx * N + row\_idx];
13
14
15
16
17
    void print_A(double *A, int N)
18
19
      for (int i = 0; i < N; i++) {
20
         for (int j = 0; j < N; ++j) {
           std :: cout << A[i * N + j] << ", ";
21
22
23
         \mathsf{std} :: \mathsf{cout} \; << \; \mathsf{std} :: \mathsf{endI};
24
      }
25
    }
26
27
    int main(void)
28
29
       int N = 10;
30
       double *A, *cuda_A, *B, *cuda_B;
31
32
       Timer timer;
33
34
       // Allocate host memory and initialize
       A = (double*)malloc(N*N*sizeof(double));
35
36
       B = (double*)malloc(N*N*sizeof(double));
37
38
       for (int i = 0; i < N*N; i++) {
        A[i] = i;
39
40
41
42
       print_A(A, N);
43
44
45
       // Allocate device memory and copy host data over
       CUDA_ERRCHK(cudaMalloc(&cuda_A, N*N*sizeof(double)));
46
       CUDA_ERRCHK(cudaMalloc(&cuda_B, N*N*sizeof(double)));
47
```



```
48
      // copy data over
49
      CUDA_ERRCHK(cudaMemcpy(cuda_A, A, N*N*sizeof(double), cudaMemcpyHostToDevice));
50
51
      // wait for previous operations to finish , then start timings
52
      CUDA_ERRCHK(cudaDeviceSynchronize());
53
54
      timer.reset();
55
56
      // Perform the transpose operation
57
      transpose <<<(N*N+255)/256, 256>>>(cuda_A, cuda_B, N);
58
      // wait for kernel to finish , then print elapsed time
59
60
      CUDA_ERRCHK(cudaDeviceSynchronize());
61
      double elapsed = timer.get();
62
      std::cout << std::endl << "Time for transpose: " << elapsed << std::endl;
      std :: cout << "Effective bandwidth: " << (2*N*N*sizeof(double)) / elapsed * 1e-9 << " GB/sec" << std::
63
           endl;
      std :: cout << std::endl;</pre>
64
65
      // copy data back ( implicit synchronization point)
66
67
      CUDA\_ERRCHK(cudaMemcpy(B, cuda\_B, N*N*sizeof(double), cudaMemcpyDeviceToHost));
68
69
      print_A(B, N);
70
71
      cudaFree(cuda_A);
72
      cudaFree(cuda_B);
73
      free (A);
74
      free (B);
75
76
      CUDA_ERRCHK(cudaDeviceReset()); // for CUDA leak checker to work
77
      return EXIT_SUCCESS;
78
79
    }
```